Asian Journal of Information Technology

Year: 2016
Volume: 15
Issue: 10
Page No. 1559 - 1569

Implementation of Discrete Wavelet Transform in SoC Using Vedic Mathematics

Authors : R. Nirmala and K. Sathiya Sekar

References

Basiri, M. and N.M. Sk, 2014. An efficient hardware based MAC design in digital filters with complex numbers. Proceedings of the 2014 International Conference on Signal Processing and Integrated Networks (SPIN), February 20-21, 2014, IEEE, Noida, India, ISBN: 978-1-4799-2865-1, pp: 475-480.

Deepak, S. and B.J. Kailath, 2012. Optimized MAC unit design. Proceedings of the 2012 IEEE International Conference on Electron Devices and Solid State Circuit (EDSSC), December 3-5, 2012, IEEE, Bangkok, Thailand, ISBN: 978-1-4673-5694-7, pp: 1-4.

Jagadeesh, P., S. Ravi and K.H. Mallikarjun, 2013. Design of high performance 64 bit mac unit. Proceedings of the 2013 International Conference on Circuits, Power and Computing Technologies (ICCPCT), March 20-21, 2013, IEEE, Nagercoil, India, ISBN: 978-1-4673-4921-5, pp: 782-786.

Javali, R.A., R.J. Nayak, A.M. Mhetar and M.C. Lakkannavar, 2014. Design of high speed carry save adder using carry lookahead adder. Proceedings of the 2014 International Conference on Circuits, Communication, Control and Computing (I4C), November 21-22, 2014, IEEE, Bangalore, India, ISBN: 978-1-4799-6545-8, pp: 33-36.

Masud, S. and J.V. McCanny, 2001. Design of silicon IP cores for biorthogonal wavelet transforms.. VLSI. Signal Process. Syst. Signal Image Video Technol., 29: 179-196.
CrossRef  |  Direct Link  |  

Murugeswari, S. and S.K. Mohideen, 2014. Design of area efficient and low power multipliers using multiplexer based full adder. Proceedings of the 2014 2nd International Conference on Current Trends in Engineering and Technology (ICCTET), July 8, 2014, IEEE, Coimbatore, India, ISBN: 978-1-4799-7986-8, pp: 388-392.

Parmar, S. and K.P. Singh, 2013. Design of high speed hybrid carry select adder. Proceedings of the 2013 IEEE 3rd International Advance Computing Conference (IACC), February 22-23, 2013, IEEE, Ghaziabad, Uttar Pradesh, India, ISBN: 978-1-4673-4527-9, pp: 1656-1663.

Srivastava, P., V. Vishant, R.K. Singh and R.K. Nagaria, 2013. Design and implementation of high performance array multipliers for digital circuits. Proceedings of the 2013 Students Conference on Engineering and Systems (SCES), April 12-14, 2013, IEEE, Allahabad, India, ISBN: 978-1-4673-5628-2, pp: 1-5.

Veeramachaneni, S. and M.B. Srinivas, 2013. Design of optimized arithmetic circuits for multiplier realization. Proceedings of the 2013 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia), December 19-21, 2013, IEEE, Visakhapatnam, India, ISBN: 978-1-4799-2750-0, pp: 219-224.

Warrier, R., C.H. Vun and W. Zhang, 2014. A low-power pipelined MAC architecture using baugh-wooley based multiplier. Proceedings of the 2014 IEEE 3rd Global Conference on Consumer Electronics (GCCE), October 7-10, 2014, IEEE, Tokyo, Japan, pp: 505-506.

Design and power by Medwell Web Development Team. © Medwell Publishing 2024 All Rights Reserved