Journal of Engineering and Applied Sciences

Year: 2018
Volume: 13
Issue: 7
Page No. 1813 - 1828

Design and Implementation of a Complex Binary Adder

Authors : Tariq Jamil, H. Medhat Awadalla and Iftaquaruddin Mohammad

Abstract: To represent complex number as single-unit binary number, a complex binary number utilizing base (-1+j) has been proposed in the scientific literature. In this study, we have designed a nibble-size adder based on this number system using the traditional truth table/Kmap approach and implemented it on Xilinx Virtex FPGAs. We have compared this design with the minimum-delay nibble-size complex binary adders and base-2 binary adders designed using decoder and ripple-carry principle. This research work leads us to the conclusion that the complex binary is a viable number system for designing Arithmetic and Logic Unit (ALU) of today’s microprocessors.

How to cite this article:

Tariq Jamil, H. Medhat Awadalla and Iftaquaruddin Mohammad, 2018. Design and Implementation of a Complex Binary Adder. Journal of Engineering and Applied Sciences, 13: 1813-1828.

Design and power by Medwell Web Development Team. © Medwell Publishing 2024 All Rights Reserved